Your email was sent successfully. Check your inbox.

An error occurred while sending the email. Please try again.

Proceed reservation?

Export
  • 1
    ISBN: 9780080553139 , 0080553133
    Language: English
    Pages: 1 online resource (viii, 240 pages) , illustrations
    Series Statement: Morgan Kaufmann series in systems on silicon
    Parallel Title: Erscheint auch als
    Parallel Title: Erscheint auch als
    DDC: 621.3815
    RVK:
    Keywords: TECHNOLOGY & ENGINEERING / Electronics / Circuits / Integrated ; TECHNOLOGY & ENGINEERING / Electronics / Circuits / General ; Systems on a chip / Testing ; Integrated circuits / Verification ; Formal methods (Computer science) ; Formal methods (Computer science) ; Integrated circuits / Verification ; Electronic books ; Systems on a chip / Testing ; Integrated circuits / Verification ; Formal methods (Computer science) ; Systems on a chip Testing ; Integrated circuits Verification ; Formal methods (Computer science) ; LSI ; Hardwareverifikation ; System-on-Chip ; System-on-Chip ; LSI ; Hardwareverifikation
    Abstract: This book will explain how to verify SoC logic designs using formal and semi-formal verification techniques. The critical issue to be addressed is whether the functionality of the design is the one that the designers intended. Simulation has been used for checking the correctness of SoC designs (as in functional verification), but many subtle design errors cannot be caught by simulation. Recently, formal verification, giving mathematical proof of the correctness of designs, has been getting much more attention. So far, most of the books on formal verification target the register transfer level (RTL) or lower levels of design. For higher design productivity, it is essential to debug designs as early as possible. That is, designs should be completely verified at very abstracted design levels (higher than RTL). This book covers all aspects of high-level formal and semi-formal verification techniques for system level designs. First book that covers all aspects of formal and semi-formal, high-level (higher than RTL) design verification targeting SoC designs. Formal verification of high-level designs (RTL or higher). Verification techniques are discussed with associated system-level design methodology
    Abstract: Printbegrænsninger: Der kan printes kapitelvis
    Note: Includes bibliographical references and index
    URL: Volltext  (URL des Erstveröffentlichers)
    Library Location Call Number Volume/Issue/Year Availability
    BibTip Others were also interested in ...
Close ⊗
This website uses cookies and the analysis tool Matomo. More information can be found here...